

# Basic dual-channel digital isolators qualified for industrial applications

# **Description**

The ISOFACE<sup>TM</sup> 2DIBx41xF dual-channel digital isolator family supports data rates of up to 40 Mbps and ensures robust data communication over a wide ambient operating temperature range (-40°C to +125°C) and across production spread. Infineon's robust Coreless Transformer (CT) technology ensures high immunity against system noise (CMTI of min. 100 kV/ $\mu$ s) and withstands up to 3000 V $_{rms}$  isolation voltage ( $V_{ISO}$ ). Two data channels in a PG-DSO-8 narrow-body 150-mil package allow simplified designs with high power density and improve system efficiency with low power consumption. Product variants with different channel configurations and fail-safe default output states are available.

#### **Features**

- Data rates up to 40 Mbps
- Wide operating supply voltage 2.7 V to 6.5 V
- Low current consumption (max. 1.65 mA/ch @ 1 Mbps, 3.3 V, 15 pF)
- High CMTI: 100 kV/µs (min)
- Propagation delay: 26 ns (typ) with 3 ns (max) channel-to-channel mismatch
- Maximum pulse width distortion of 3 ns
- Fail-safe default output high (2DIBx411F) or low (2DIBx410F) options
- Fixed input thresholds (TTL)
- Wide ambient operating temperature range (-40°C to +125°C)
- RoHS-compliant PG-DSO-8 narrow-body 150-mil package

# Potential applications

- Server, telecom and industrial Switch-Mode Power Supplies (SMPS)
- Industrial automation systems
- Motor drives
- Medical equipment
- Solar inverters

### **Product validation**

Fully qualified according to JEDEC for industrial applications.

# Isolation and safety certificates

- UL1577 (Ed. 5) with  $V_{ISO} = 3000 \, V_{rms}$  (certification n. E311313)
- VDE 0884-17 and IEC 60747-17  $^{1)}$  with  $V_{\text{IOTM}} = 4242 \, \text{V}_{\text{pk}}$ ,  $V_{\text{IORM}} = 1000 \, \text{V}_{\text{pk}}$ ,  $V_{\text{IOSM}} = 6000 \, \text{V}_{\text{pk}}$   $^{2)}$
- EN and CQC certification for IEC 62368-1, IEC 60601-1, IEC 61010-1 and GB4943.1 system standards<sup>2</sup>



IEC 60747-17 and its German equivalent VDE 0884-17 is the successor of the component standard VDE 0884-11, which will expire in 2023

<sup>&</sup>lt;sup>2</sup> Certification planned

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



ISOFACE™ 2DIBx41xF product portfolio

# ISOFACE™ 2DIBx41xF product portfolio

| Part number | Channel configuration | Default output<br>state | Input threshold | Isolation rating                                  | Package                                     |
|-------------|-----------------------|-------------------------|-----------------|---------------------------------------------------|---------------------------------------------|
| 2DIB0410F   | 2 forward 0           | Low                     |                 |                                                   |                                             |
| 2DIB0411F   | reverse (2+0)         | High                    | Fixed (TTL)     | $V_{\rm ISO} = 3000 \ V_{\rm rms}$ (UL1577 Ed. 5) | PG-DSO-8<br>narrow-body 150<br>mil 5 x 6 mm |
| 2DIB1410F   | 1 forward 1           | Low                     |                 |                                                   |                                             |
| 2DIB1411F   | reverse (1+1)         | High                    |                 |                                                   |                                             |

# Basic dual-channel digital isolators qualified for industrial applications



# **Table of contents**

# **Table of contents**

|         | Description                               | 1  |
|---------|-------------------------------------------|----|
|         | Features                                  | 1  |
|         | Potential applications                    | 1  |
|         | Product validation                        | 1  |
|         | Isolation and safety certificates         | 1  |
|         | ISOFACE™ 2DIBx41xF product portfolio      | 2  |
|         | Table of contents                         | 3  |
| 1       | Functional block diagram                  | 5  |
| 2       | Pin configuration                         | 6  |
| 3       | Functional description                    | 8  |
| 3.1     | Truth tables                              | 8  |
| 3.2     | Timing diagrams                           | 8  |
| 3.3     | Data transmission input-to-output         | 10 |
| 3.4     | Input/output voltage levels description   | 10 |
| 3.5     | Supply characteristics                    | 11 |
| 4       | Thermal and electrical characteristics    | 13 |
| 4.1     | Absolute maximum ratings                  | 13 |
| 4.2     | Additional ESD ratings                    | 13 |
| 4.3     | Thermal characteristics                   | 14 |
| 4.4     | Operating range                           | 16 |
| 4.5     | Common-mode transient immunity (CMTI)     | 16 |
| 4.6     | Power supply - UVLO                       | 16 |
| 4.7     | Electrical characteristics                | 17 |
| 4.7.1   | Electrical characteristics - 6.5 V supply | 17 |
| 4.7.1.1 | Logic inputs                              | 17 |
| 4.7.1.2 | Logic outputs                             | 17 |
| 4.7.1.3 | Power supply - 2DIB041xF (2+0)            | 18 |
| 4.7.1.4 | Power supply - 2DIB141xF (1+1)            | 19 |
| 4.7.1.5 | Dynamic characteristics                   | 20 |
| 4.7.2   | Electrical characteristics - 5 V supply   | 21 |
| 4.7.2.1 | Logic inputs                              | 21 |
| 4.7.2.2 | Logic outputs                             | 21 |
| 4.7.2.3 | Power supply - 2DIB041xF (2+0)            | 22 |
| 4.7.2.4 | Power supply - 2DIB141xF (1+1)            | 23 |
| 4.7.2.5 | Dynamic characteristics                   | 24 |
| 4.7.3   | Electrical characteristics - 3.3 V supply | 25 |
| 4.7.3.1 | Logic inputs                              | 25 |
|         |                                           |    |

# Basic dual-channel digital isolators qualified for industrial applications



# **Table of contents**

| 8       | Revision history                             | 43 |
|---------|----------------------------------------------|----|
| 7       | Ordering guide                               | 42 |
| 6       | Package dimensions                           | 39 |
| 5.2.2   | Isolating communication interfaces           | 38 |
| 5.2.1   | Isolating gate drive control signals         | 37 |
| 5.2     | Application examples                         |    |
| 5.1     | Detailed Description                         |    |
| 5       | Application and Implementation               | 36 |
| 4.8.2.1 | Thermal derating curve                       | 35 |
| 4.8.2   | Safety-limiting values                       | 35 |
| 4.8.1   | Insulation characteristics                   | 33 |
| 4.8     | Insulation and safety-related specifications | 33 |
| 4.7.4.5 | Dynamic characteristics                      | 32 |
| 4.7.4.4 | Power supply - 2DIB141xF (1+1)               | 31 |
| 4.7.4.3 | Power supply - 2DIB041xF (2+0)               | 30 |
| 4.7.4.2 | Logic outputs                                | 29 |
| 4.7.4.1 | Logic inputs                                 |    |
| 4.7.4   | Electrical characteristics - 2.7 V supply    |    |
| 4.7.3.5 | Dynamic characteristics                      |    |
| 4.7.3.4 | Power supply - 2DIB141xF (1+1)               |    |
| 4.7.3.3 | Power supply - 2DIB041xF (2+0)               |    |
| 4.7.3.2 | Logic outputs                                | 25 |

# Basic dual-channel digital isolators qualified for industrial applications



#### 1 Functional block diagram

# 1 Functional block diagram

Figure 1 and Figure 2 illustrate the internal block diagram of the ISOFACE™ 2DIB041xF (2+0 channel configuration) and 2DIB141xF (1+1 channel configuration), respectively.



Figure 1 ISOFACE™ 2DIB041xF (2+0 channel configuration)



Figure 2 ISOFACE™ 2DIB141xF (1+1 channel configuration)

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



2 Pin configuration

# 2 Pin configuration



Figure 3 Pin-out for ISOFACE™ 2DIB041xF

Table 1 Pin definitions and functions for ISOFACE™ 2DIB041xF

| Name | Pin | Туре | Function                  |
|------|-----|------|---------------------------|
| VDD1 | 1   | I    | Positive supply voltage 1 |
| INA  | 2   | I    | Channel A input           |
| INB  | 3   | I    | Channel B input           |
| GND1 | 4   | -    | Ground 1                  |
| GND2 | 5   | -    | Ground 2                  |
| OUTB | 6   | 0    | Channel B output          |
| OUTA | 7   | 0    | Channel A output          |
| VDD2 | 8   | I    | Positive supply voltage 2 |

# Basic dual-channel digital isolators qualified for industrial applications



# 2 Pin configuration



Figure 4 Pin-out for ISOFACE™ 2DIB141xF

Table 2 Pin definitions and functions for ISOFACE™ 2DIB141xF

| Name | Pin | Туре | Function                  |  |  |  |
|------|-----|------|---------------------------|--|--|--|
| VDD1 | 1   | I    | Positive supply voltage 1 |  |  |  |
| OUTA | 2   | 0    | Channel A output          |  |  |  |
| INB  | 3   | I    | Channel B input           |  |  |  |
| GND1 | 4   | -    | Ground 1                  |  |  |  |
| GND2 | 5   | -    | Ground 2                  |  |  |  |
| OUTB | 6   | 0    | Channel B output          |  |  |  |
| INA  | 7   | I    | Channel A input           |  |  |  |
| VDD2 | 8   | I    | Positive supply voltage 2 |  |  |  |

#### Basic dual-channel digital isolators qualified for industrial applications



#### 3 Functional description

# 3 Functional description

This chapter provides a summary of the integrated functions and features, and describes the relationships between them. The parameters and equations are based on typical values at  $T_A = 25$  °C.

#### 3.1 Truth tables

Table 3 Truth table for 2-channel Digital Isolator

| V <sub>DDI</sub> <sup>1)</sup> | <i>V</i> <sub>DDO</sub> <sup>1)</sup> | V <sub>INX</sub> | $v_{outx}$            |
|--------------------------------|---------------------------------------|------------------|-----------------------|
| Powered                        | Powered                               | H <sup>2)</sup>  | Н                     |
|                                |                                       | L <sup>2)</sup>  | L                     |
| Unpowered                      | Powered                               | X <sup>2)</sup>  | Default <sup>3)</sup> |
| X                              | Unpowered                             | X                | Z <sup>2)</sup>       |

- 1)  $V_{\rm DDI}$  and  $V_{\rm DDO}$  refer to the supply voltages on the input and output sides of a given channel, respectively
- 2) H means "high" and L means "low", X means "irrelevant", Z means "high-impedance"
- 3) Refer to product variants in Ordering guide

## 3.2 Timing diagrams

Figure 5 illustrates the test set-up for the electrical characteristics described in Electrical characteristics.



Figure 5 Test circuit

Figure 6 illustrates the input-to-output propagation delays as observed at the capacitively loaded output.



Figure 6 Propagation delays

#### Basic dual-channel digital isolators qualified for industrial applications



#### 3 Functional description

Figure 7 illustrates the rise and fall times as observed at the capacitively loaded output.



Figure 7 Rise and fall times

Figure 8 illustrates the output behavior to supply UVLO events when  $V_{\rm DD1/2}$  crosses the UVLO thresholds during rising or falling transitions (power-up, power-down). Note that the input ( $V_{\rm DD1}$ ) and output ( $V_{\rm DD2}$ ) supplies are rising and falling at the same time.



Figure 8 Under-voltage lockout

Figure 9 illustrates the time taken for the output to reach the default value when the power supply of the input channel goes below the UVLOoff value.



Figure 9 Default output delay time

### Basic dual-channel digital isolators qualified for industrial applications



#### 3 Functional description

Figure 10 illustrates the time taken for the output to follow the input when the power supplies of the input and output sides of the digital isolator have different start-up timings. The power-up time is  $t_{PU} = \max\{t_{PU1}, t_{PU2}\}$ .



Figure 10 Power-up delay time

### 3.3 Data transmission input-to-output

Communication based on Coreless Transformer (CT) is used for signal transfer between input and output channels. If a constant DC level within the operating range is applied at the input, a proven high resolution pulse repetition scheme ensure functionality, enabling the output to follow the constant DC input. It also enables recovery from communication fails and safe system shutdown. In case of a power loss at the input channel, the pulse repetition scheme will be disabled and a watch-dog timer at the output triggers approximately after  $t_{\rm DO}$  time period and drives the channel output to the default state. In case of multiple channels on the output side, the first watch-dog timer detecting the power loss at the input will drive all output channels on that side to default value. Once the power supply on the input channels is above the threshold value ( $V_{\rm DDX(UVLOon)}$ ), the communication is restored and the output will follow the input as shown in Figure 10.

# 3.4 Input/output voltage levels description



Figure 11 TTL fixed thresholds description

#### Basic dual-channel digital isolators qualified for industrial applications



#### 3 Functional description

# 3.5 Supply characteristics

Maximum values are given at  $T_A$  = 125°C,  $C_{LOAD}$  = 15 pF and 50% duty cycle input square wave.

### 2+0 digital isolator (2DIB041xF)



25 Idd1 Idd2 Total current

20 Total current

5 Data rate [Mbps]

Figure 12 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 2.7 \text{ V})$ 

Figure 13 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 3.3 \text{ V})$ 





Figure 14 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 5.0 \text{ V})$ 

Figure 15 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 6.5 \text{ V})$ 

## Basic dual-channel digital isolators qualified for industrial applications



#### 3 Functional description

#### 1+1 digital isolator (2DIB141xF)



Figure 16 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 2.7 \text{ V})$ 

Figure 17 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 3.3 \text{ V})$ 







Figure 19 Supply current vs. data rate  $(V_{DD1} = V_{DD2} = 6.5 \text{ V})$ 

#### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

### 4 Thermal and electrical characteristics

## 4.1 Absolute maximum ratings

#### Table 4 Absolute maximum ratings

Stresses above the values listed below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. These values are not tested during production test.

| Parameter                      | Symbol Values                        |       | ;    | Unit                   | Note or condition |                                                                                                                            |  |
|--------------------------------|--------------------------------------|-------|------|------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------|--|
|                                |                                      | Min.  | Тур. | Max.                   |                   |                                                                                                                            |  |
| Supply voltage                 | $V_{\mathrm{DD1}}, V_{\mathrm{DD2}}$ | -0.5  |      | 7.5                    | V                 |                                                                                                                            |  |
| Voltage at pins INx            | V <sub>INX</sub>                     | -0.5  |      | V <sub>DDI</sub> + 0.5 | V                 | 1) 2)                                                                                                                      |  |
| Voltage at pins OUTx           | V <sub>OUTX</sub>                    | - 0.5 |      | V <sub>DDO</sub> + 0.5 | V                 | 1)                                                                                                                         |  |
| Average output current per pin | I <sub>OUT</sub>                     | -10   |      | +10                    | mA                |                                                                                                                            |  |
| Junction temperature           | TJ                                   | -40   |      | 150                    | °C                |                                                                                                                            |  |
| Storage temperature            | $T_{STG}$                            | -65   |      | 150                    | °C                |                                                                                                                            |  |
| Soldering temperature          | T <sub>SOL</sub>                     |       |      | 260                    | °C                | reflow / wave soldering, according to JESD22A111                                                                           |  |
| Electrostatic discharge HBM    | V <sub>ESD_HBM</sub>                 |       |      | 2                      | kV                | Human body model (HBM) according to JESD22-A114-B (discharging 100 pF capacitor through 1.5 k $\Omega$ resistor)           |  |
| Electrostatic discharge CDM    | V <sub>ESD_CDM</sub>                 |       |      | 500                    | V                 | Charged-device model (CDM) according to JESD22-002                                                                         |  |
| Latch-up immunity              | I <sub>LU</sub>                      |       |      | 150                    | mA                | Latch-up immunity<br>characterization according to<br>JEDEC78E Class II, pin<br>voltages according to abs.<br>max. ratings |  |

<sup>1)</sup>  $V_{DDI}$  and  $V_{DDO}$  refer to the supply voltages on the input and output sides of a given channel, respectively

# 4.2 Additional ESD ratings

#### Table 5 Additional ESD ratings

| Parameter                              | Symbol               | Values |      |      | Unit | Note or condition                      |
|----------------------------------------|----------------------|--------|------|------|------|----------------------------------------|
|                                        |                      | Min.   | Тур. | Max. |      |                                        |
| Contact discharge per IEC<br>61000-4-2 | V <sub>ESD_IEC</sub> |        | 22   |      | kV   | Isolation barrier withstand test 1) 2) |

<sup>1)</sup> IEC ESD strike is applied across the barrier with all pins on each side tied together, creating a two-terminal device

<sup>2)</sup> Strongly driven inputs can power the V<sub>DDI</sub> via an internal protection diode and can cause undetermined output

<sup>2)</sup> Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device

## Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

#### 4.3 Thermal characteristics

Typical thermal characteristics at  $T_A = 25$ °C

#### Table 6 Thermal characteristics for JEDEC and reference PCB

| Parameter                                    | Symbol            | JEDEC  | Reference PCB    | Unit | Note or condition                                     |
|----------------------------------------------|-------------------|--------|------------------|------|-------------------------------------------------------|
| Thermal resistance junction-to-<br>ambient   | R <sub>thJA</sub> | 113 1) | 89 <sup>2)</sup> | K/W  | JEDEC 2s2p<br>(JED51-7), P <sub>dis</sub> = 186<br>mW |
| Thermal resistance junction-to-case (top)    | R <sub>thJC</sub> | 58     | 58               | K/W  | 3)                                                    |
| Thermal resistance junction-to-board         | R <sub>thJB</sub> | 35     | 44               | K/W  | 4)                                                    |
| Characterization parameter junction-to-top   | $arPsi_{thJT}$    | 7.5    | 7                | K/W  | 5)                                                    |
| Characterization parameter junction-to-board | $\Psi_{thJB}$     | 34     | 43               | K/W  | 5)                                                    |

- 1) Obtained by simulating a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a
- 2) Obtained by simulating a JEDEC-standard, high-K board, as specified in JESD51-7 and in reference PCB specifications below, in an environment described in JESD51-2a
- 3) Obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a similar description can be found in the ANSI SEMI standard G30-88
- 4) Obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8
- 5) Estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{\rm th}$ , using a procedure described in JESD51-2a (sections 6 and 7)

Table 7 Reference PCB specifications

| Parameter                             | Value                                                                       | λ <sub>therm</sub> [W/(m-K)] |
|---------------------------------------|-----------------------------------------------------------------------------|------------------------------|
| Dimension [mm <sup>3</sup> ]          | 76.2 x 114.3 x 1.5 (JEDEC)                                                  |                              |
| Material                              | FR4                                                                         | 0.3                          |
| Metalization                          | JEDEC 2s2p (JESD 51-7)                                                      | 388                          |
| Cooling area                          | Ground inner layer                                                          |                              |
| Thermal vias                          | Ø = 0.5 mm, plating 25 μm, 2 x<br>2 pcs. connected to inner ground<br>layer |                              |
| Package attach [50 µm]                | Solder                                                                      | 55                           |
| Inner ground layer [mm <sup>3</sup> ] | 74.2 x 74.2 x 0.03 (JEDEC), planes are 4 mm spaced                          |                              |

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



4 Thermal and electrical characteristics

Table 8 Reference PCB layout





Figure 20 Top footprint

Figure 21 Inner layers (connect to ground)

## Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

### 4.4 Operating range

#### Table 9 Operating range

| Parameter                      | Symbol                               | Values |      |                    | Unit | Note or condition |
|--------------------------------|--------------------------------------|--------|------|--------------------|------|-------------------|
|                                |                                      | Min.   | Тур. | Мах.               |      |                   |
| Data rate                      | DR                                   | 0      |      | 40                 | Mbps |                   |
| Supply voltage                 | $V_{\mathrm{DD1}}, V_{\mathrm{DD2}}$ | 2.7    |      | 6.5                | V    |                   |
| High-level input voltage (TTL) | V <sub>IH</sub>                      | 2.0    |      | $V_{\mathrm{DDI}}$ | V    |                   |
| Low-level input voltage (TTL)  | V <sub>IL</sub>                      | 0      |      | 0.8                | V    |                   |
| Ambient temperature            | T <sub>A</sub>                       | -40    |      | 125                | °C   |                   |

# 4.5 Common-mode transient immunity (CMTI)

#### Table 10 Common-mode transient immunity (CMTI)

| Parameter                                    | Symbol          |      | Values |      |       | Note or condition                                                                              |  |
|----------------------------------------------|-----------------|------|--------|------|-------|------------------------------------------------------------------------------------------------|--|
|                                              |                 | Min. | Тур.   | Max. |       |                                                                                                |  |
| Static common-mode transient immunity (CMTI) | CM <sub>H</sub> | 100  |        |      | kV/μs | $V_{\text{CM}} = 1500 \text{ V}; V_{\text{INX}} \text{ tied to}$<br>$V_{\text{DDI}}^{1/2/3/3}$ |  |
| Static common-mode transient immunity (CMTI) | CM <sub>L</sub> | 100  |        |      | kV/μs | $V_{\text{CM}} = 1500 \text{ V}; V_{\text{INX}} \text{ tied to } 0 \text{ V}^{2}$              |  |

<sup>1)</sup>  $V_{\text{DDI}}$  refers to the supply voltages on the input side of a given channel

## 4.6 Power supply - UVLO

#### Table 11 Power supply - UVLO

Typical values are given at  $T_A$  = 25°C over operating range unless otherwise specified. Minimum/maximum values apply over the recommended operating range of -40°C  $\leq$  T<sub>A</sub>  $\leq$  +125°C

| Parameter                      | Symbol                    |      | Values |      |   | Note or condition |
|--------------------------------|---------------------------|------|--------|------|---|-------------------|
|                                |                           | Min. | Тур.   | Мах. |   |                   |
| Supply UVLO turn-on threshold  | $V_{\rm DDX(UVLOon)}$     | 2.42 | 2.55   | 2.68 | V |                   |
| Supply UVLO turn-off threshold | $V_{\rm DDX(UVLOoff)}$    | 2.35 | 2.45   | 2.55 | V |                   |
| Supply UVLO hysteresis         | V <sub>DDX(UVLOhys)</sub> | 0.07 | 0.10   |      | V |                   |

<sup>2)</sup> Minimum slew rate of a common-mode voltage at which the output signal is disturbed

<sup>3)</sup> Parameter not tested in production

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

#### 4.7 Electrical characteristics

The electrical characteristics describe the behavior of the device under the specified operating conditions.

### 4.7.1 Electrical characteristics - 6.5 V supply

Typical values are given at  $T_A = 25$ °C with  $V_{DD1} = V_{DD2} = 6.5$  V. Minimum/maximum specifications apply over the entire recommended operation range of  $V_{DD1} = V_{DD2} = 6.5$  V, and -40°C  $\leq T_A \leq +125$ °C, unless otherwise noted. Switching characteristics are tested with  $C_{LOAD} = 15$  pF and 50% duty-cycle input square wave, over operating range unless otherwise specified. Supply current values are specified considering that all channels are switching at the same data rate. Parameters are not tested in production unless otherwise specified.

### 4.7.1.1 Logic inputs

Table 12 Logic inputs

| Parameter                                       | Symbol             |      | Values | ;    | Unit | Note or condition                  |
|-------------------------------------------------|--------------------|------|--------|------|------|------------------------------------|
|                                                 |                    | Min. | Тур.   | Max. |      |                                    |
| High-level input current                        | I <sub>IH</sub>    |      |        | 10   | μΑ   | $V_{\rm INX} = V_{\rm DDI}^{-1/2}$ |
| Low-level input current                         | I <sub>IL</sub>    | -10  |        |      | μΑ   | $V_{INX} = 0 V^{2}$                |
| Input voltage threshold for LH transition (TTL) | V <sub>I_LH</sub>  | 1.4  |        | 1.9  | V    |                                    |
| Input voltage threshold for HL transition (TTL) | V <sub>I_HL</sub>  | 1.0  |        | 1.4  | V    |                                    |
| Input voltage threshold hysteresis (TTL)        | V <sub>I_HYS</sub> | 0.38 |        |      | V    |                                    |
| Input pull-down resistor                        | R <sub>IN</sub>    |      | 825    |      | kΩ   | $V_{\rm INX} = V_{\rm DDI}^{1/2}$  |

<sup>1)</sup>  $V_{DDI} = Input$ -side supply voltage. For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

#### 4.7.1.2 Logic outputs

Table 13 Logic outputs

| Parameter                 | Symbol          |                        | Values |      | Unit | Note or condition                    |
|---------------------------|-----------------|------------------------|--------|------|------|--------------------------------------|
|                           |                 | Min.                   | Тур.   | Мах. |      |                                      |
| High-level output voltage | V <sub>OH</sub> | V <sub>DDO</sub> - 0.4 |        |      | V    | I <sub>OH</sub> = 4 mA <sup>1)</sup> |
| Low-level output voltage  | V <sub>OL</sub> |                        |        | 0.4  | V    | I <sub>OL</sub> = -4 mA              |

<sup>1)</sup>  $V_{DDO}$  - Output-side supply voltage. For output buffers on side 1 it is  $V_{DD1}$  and for output buffers on side 2 it is  $V_{DD2}$ 

<sup>2)</sup> Parameter tested in production

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.1.3 Power supply - 2DIB041xF (2+0)

#### Table 14 Power supply - 2DIB041xF (2+0)

| Parameter                 | Symbol                |      | Values | ;    | Unit | Note or condition           |
|---------------------------|-----------------------|------|--------|------|------|-----------------------------|
|                           |                       | Min. | Тур.   | Max. |      |                             |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.65 | mA   | $V_{\rm INx} = V_{\rm DD1}$ |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1    | mA   | $V_{\rm INx} = V_{\rm DD1}$ |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.65 | mA   | V <sub>INx</sub> = 0 V      |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1    | mA   | V <sub>INX</sub> = 0 V      |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 2.15 | mA   | DR = 1 Mbps                 |
| Supply current - AC input | / <sub>DD2_1Mb</sub>  |      |        | 1.2  | mA   | DR = 1 Mbps                 |
| Supply current - AC input | I <sub>DD1_10Mb</sub> |      |        | 4.6  | mA   | DR = 10 Mbps                |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 2.4  | mA   | DR = 10 Mbps                |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 8    | mA   | <i>DR</i> = 20 Mbps         |
| Supply current - AC input | / <sub>DD2_20Mb</sub> |      |        | 3.8  | mA   | DR = 20 Mbps                |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 14.5 | mA   | DR = 40 Mbps                |
| Supply current - AC input | / <sub>DD2_40Mb</sub> |      |        | 6.6  | mA   | DR = 40 Mbps                |
|                           |                       |      |        |      |      |                             |





#### 4 Thermal and electrical characteristics

# 4.7.1.4 Power supply - 2DIB141xF (1+1)

#### Table 15 Power supply - 2DIB141xF (1+1)

| Parameter                 | Symbol                |      | Values |      |    | Note or condition                  |
|---------------------------|-----------------------|------|--------|------|----|------------------------------------|
|                           |                       | Min. | Тур.   | Max. |    |                                    |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.4  | mA | $V_{\rm INx} = V_{\rm DDI}^{1}$    |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.4  | mA | $V_{\rm INx} = V_{\rm DDI}^{\ 1)}$ |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.4  | mA | V <sub>INx</sub> = 0 V             |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.4  | mA | <i>V</i> <sub>INx</sub> = 0 V      |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 1.7  | mA | DR = 1 Mbps                        |
| Supply current - AC input | I <sub>DD2_1Mb</sub>  |      |        | 1.7  | mA | DR = 1 Mbps                        |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 3.5  | mA | DR = 10 Mbps                       |
| Supply current - AC input | I <sub>DD2_10Mb</sub> |      |        | 3.5  | mA | DR = 10 Mbps                       |
| Supply current - AC input | I <sub>DD1_20Mb</sub> |      |        | 5.8  | mA | <i>DR</i> = 20 Mbps                |
| Supply current - AC input | I <sub>DD2_20Mb</sub> |      |        | 6    | mA | <i>DR</i> = 20 Mbps                |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 10   | mA | DR = 40 Mbps                       |
| Supply current - AC input | I <sub>DD2_40Mb</sub> |      |        | 10.8 | mA | <i>DR</i> = 40 Mbps                |

<sup>1)</sup>  $V_{DDI}$  - Input-side supply voltage. For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.1.5 Dynamic characteristics

#### Table 16 Dynamic characteristics

| Parameter                                                                 | Symbol                      |      | Values | ;    | Unit | Note or condition                                                                                                                       |
|---------------------------------------------------------------------------|-----------------------------|------|--------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
|                                                                           |                             | Min. | Тур.   | Max. |      |                                                                                                                                         |
| INx to OUTx turn-on propagation delay                                     | t <sub>PDon</sub>           | 21   | 26     | 33   | ns   | From 1.4 V level of rising input to 1.4 V level of corresponding rising output <sup>1)</sup>                                            |
| INx to OUTx turn-off propagation delay                                    | $t_{PDoff}$                 | 21   | 26     | 33   | ns   | From 1.4 V level of falling input to 1.4 V level of corresponding falling output <sup>1)</sup>                                          |
| Part-to-part propagation delays mismatch                                  | $\Delta t_{PD,p-p}$         |      |        | 6    | ns   | 2) 3)                                                                                                                                   |
| Codirectional channel-to-channel propagation delay mismatch               | $\Delta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, same-direction channels, switching in the same direction <sup>2)</sup>            |
| Opposite-directional channel-to-<br>channel propagation delay<br>mismatch | $\Delta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, opposite-directional channels, switching with the same signal level <sup>2)</sup> |
| Pulse width distortion                                                    | PWD                         |      |        | 3    | ns   | $ t_{PDoff}-t_{PDon} ^{2)}$                                                                                                             |
| Input pulse width that changes output state                               | t <sub>pw,min</sub>         | 10   | 11.5   | 16   | ns   | Measured with full range of input signal $V_{\text{IN}} = V_{\text{DDI}}^{5}$                                                           |
| Output signal rise time                                                   | t <sub>rise</sub>           |      |        | 4    | ns   | 10% to 90% rising output, $C_{\text{LOAD}} = 15 \text{ pF}$                                                                             |
| Output signal fall time                                                   | $t_{fall}$                  |      |        | 4    | ns   | 90% to 10% falling output, $C_{\text{LOAD}} = 15 \text{ pF}$                                                                            |
| Default output delay time from input power loss                           | $t_{DO}$                    |      | 0.4    | 2.6  | μs   | Measured from $V_{\rm DDX(UVLOoff)}$ = 2.55 V. Power supply ramp rate = 1 V/ $\mu$ s                                                    |
| Time from UVLO to valid output data                                       | t <sub>PU</sub>             |      |        | 3    | μs   | Power supply ramp rate = 1 V/<br>μs, DR > 6.6 Mbps                                                                                      |

<sup>1)</sup> Parameter tested in production

<sup>2)</sup> Parameter tested in production

<sup>3)</sup> The parameter gives the difference in propagation delay between different samples switching in the same direction under same conditions, including same ambient temperature

<sup>4)</sup> Also known as pulse skew. The parameter gives the maximum difference between on and off propagation delay shown from the same sample over the operating temperature range

<sup>5)</sup>  $V_{DD1} = \text{Input-side supply voltage}$ . For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

## 4.7.2 Electrical characteristics - 5 V supply

Typical values are given at  $T_A$  = 25°C,  $V_{DD1}$  =  $V_{DD2}$  = 5 V. Minimum/maximum specifications apply over the entire recommended operation range of  $V_{DD1}$  =  $V_{DD2}$  = 5 V ± 10%, and -40°C ≤  $T_A$  ≤ +125°C, unless otherwise noted. Switching characteristics are tested with  $C_{LOAD}$  = 15 pF and 50% duty-cycle input square wave, over operating range unless otherwise specified. Supply current values are specified considering that all channels are switching at the same data rate. Parameters are tested in production unless otherwise specified. Supply current values are tested in production for data rates up to 1 Mbps.

### 4.7.2.1 Logic inputs

Table 17 Logic inputs

| Parameter                                       | Symbol             | Values | ;    | Unit | Note or condition |                                 |
|-------------------------------------------------|--------------------|--------|------|------|-------------------|---------------------------------|
|                                                 |                    | Min.   | Тур. | Max. |                   |                                 |
| High-level input current                        | I <sub>IH</sub>    |        |      | 10   | μΑ                | $V_{\rm INX} = V_{\rm DDI}^{1}$ |
| Low-level input current                         | I <sub>IL</sub>    | -10    |      |      | μΑ                | V <sub>INX</sub> = 0 V          |
| Input voltage threshold for LH transition (TTL) | V <sub>I_LH</sub>  | 1.4    |      | 1.9  | V                 |                                 |
| Input voltage threshold for HL transition (TTL) | V <sub>I_HL</sub>  | 1.0    |      | 1.4  | V                 |                                 |
| Input voltage threshold hysteresis (TTL)        | V <sub>I_HYS</sub> | 0.38   |      |      | V                 |                                 |
| Input pull-down resistor                        | R <sub>IN</sub>    |        | 825  |      | kΩ                | $V_{\rm INX} = V_{\rm DDI}^{1}$ |

<sup>1)</sup>  $V_{DDI}$  - Input–side supply voltage. For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

## 4.7.2.2 Logic outputs

Table 18 Logic outputs

| Parameter                 | Symbol          | ol Values              |      | Unit | Note or condition |                                      |
|---------------------------|-----------------|------------------------|------|------|-------------------|--------------------------------------|
|                           |                 | Min.                   | Тур. | Max. |                   |                                      |
| High-level output voltage | V <sub>OH</sub> | V <sub>DDO</sub> - 0.4 |      |      | V                 | I <sub>OH</sub> = 4 mA <sup>1)</sup> |
| Low-level output voltage  | V <sub>OL</sub> |                        |      | 0.4  | V                 | I <sub>OL</sub> = -4 mA              |

<sup>1)</sup>  $V_{\rm DDO}$  - Output–side supply voltage. For output buffers on side 1 it is  $V_{\rm DD1}$  and for output buffers on side 2 it is  $V_{\rm DD2}$ 

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



### 4 Thermal and electrical characteristics

# 4.7.2.3 Power supply - 2DIB041xF (2+0)

#### Table 19 Power supply - 2DIB041xF (2+0)

| Parameter                 | Symbol                |      | Values |      |    | Note or condition             |
|---------------------------|-----------------------|------|--------|------|----|-------------------------------|
|                           |                       | Min. | Тур.   | Max. |    |                               |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.65 | mA | $V_{\rm INx} = V_{\rm DD1}$   |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1    | mA | $V_{\rm INx} = V_{\rm DD1}$   |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.65 | mA | V <sub>INx</sub> = 0 V        |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1    | mA | <i>V</i> <sub>INx</sub> = 0 V |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 2.15 | mA | DR = 1 Mbps                   |
| Supply current - AC input | I <sub>DD2_1Mb</sub>  |      |        | 1.1  | mA | DR = 1 Mbps                   |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 4.6  | mA | DR = 10 Mbps                  |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 2.15 | mA | DR = 10 Mbps                  |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 8    | mA | DR = 20 Mbps                  |
| Supply current - AC input | / <sub>DD2_20Mb</sub> |      |        | 3.3  | mA | DR = 20 Mbps                  |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 14.5 | mA | DR = 40 Mbps                  |
| Supply current - AC input | I <sub>DD2_40Mb</sub> |      |        | 5.6  | mA | <i>DR</i> = 40 Mbps           |

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.2.4 Power supply - 2DIB141xF (1+1)

#### Table 20 Power supply - 2DIB141xF (1+1)

| Parameter                 | Symbol                |      | Values | }    | Unit | Note or condition                  |
|---------------------------|-----------------------|------|--------|------|------|------------------------------------|
|                           |                       | Min. | Тур.   | Max. |      |                                    |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.4  | mA   | $V_{\rm INx} = V_{\rm DDI}^{\ 1)}$ |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.4  | mA   | $V_{\rm INx} = V_{\rm DDI}^{-1}$   |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.4  | mA   | V <sub>INx</sub> = 0 V             |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.4  | mA   | V <sub>INx</sub> = 0 V             |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 1.7  | mA   | DR = 1 Mbps                        |
| Supply current - AC input | I <sub>DD2_1Mb</sub>  |      |        | 1.7  | mA   | DR = 1 Mbps                        |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 3.5  | mA   | DR = 10 Mbps                       |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 3.5  | mA   | DR = 10 Mbps                       |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 5.8  | mA   | DR = 20 Mbps                       |
| Supply current - AC input | / <sub>DD2_20Mb</sub> |      |        | 5.8  | mA   | DR = 20 Mbps                       |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 9.6  | mA   | DR = 40 Mbps                       |
| Supply current - AC input | / <sub>DD2_40Mb</sub> |      |        | 10   | mA   | DR = 40 Mbps                       |

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.2.5 Dynamic characteristics

#### Table 21 Dynamic characteristics

| Parameter                                                                 | Symbol                         |      | Values |      | Unit | Note or condition                                                                                                          |  |
|---------------------------------------------------------------------------|--------------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------|--|
|                                                                           |                                | Min. | Тур.   | Max. |      |                                                                                                                            |  |
| INx to OUTx turn-on propagation delay                                     | $t_{PDon}$                     | 21   | 26     | 32   | ns   | From 1.4 V level of rising input to 1.4 V level of corresponding rising output                                             |  |
| INx to OUTx turn-off propagation delay                                    | $t_{PDoff}$                    | 21   | 26     | 32   | ns   | From 1.4 V level of falling input to 1.4 V level of corresponding falling output                                           |  |
| Part-to-part propagation delays mismatch                                  | $\Delta t_{PD,p-p}$            |      |        | 6    | ns   | 1)                                                                                                                         |  |
| Codirectional channel-to-channel propagation delay mismatch               | $\varDelta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, same–direction channels, switching in the same direction             |  |
| Opposite-directional channel-to-<br>channel propagation delay<br>mismatch | $\Delta t_{	ext{PD,Ch-Ch}}$    |      |        | 3    | ns   | Within same sample, over operating temperature range, opposite–directional channels, switching with the same signal level. |  |
| Pulse width distortion                                                    | PWD                            |      |        | 3    | ns   | $ t_{PDoff}-t_{PDon} ^{2}$                                                                                                 |  |
| Input pulse width that changes output state                               | t <sub>pw,min</sub>            | 10   | 11.5   | 15   | ns   | Measured with full range of input signal $V_{IN} = V_{DDI}^{3}$                                                            |  |
| Output signal rise time                                                   | $t_{rise}$                     |      |        | 3.5  | ns   | 10% to 90% rising output,<br>C <sub>LOAD</sub> = 15 pF <sup>4)</sup>                                                       |  |
| Output signal fall time                                                   | $t_{fall}$                     |      |        | 3.5  | ns   | 90% to 10% falling output,<br>C <sub>LOAD</sub> = 15 pF <sup>4)</sup>                                                      |  |
| Default output delay time from input power loss                           | $t_{DO}$                       |      | 0.4    | 2.6  | μs   | Measured from $V_{\rm DDX(UVLOoff)}$ = 2.55 V. Power supply ramp rate = 1 V/ $\mu$ s <sup>5)</sup>                         |  |
| Time from UVLO to valid output data                                       | $t_{PU}$                       |      |        | 3    | μs   | Power supply ramp rate = 1 V/<br>μs, DR > 6.6 Mbps <sup>4)</sup>                                                           |  |

<sup>1)</sup> The parameter gives the difference in propagation delay between different samples switching in the same direction under same conditions, including same ambient temperature

<sup>2)</sup> Also known as pulse skew. The parameter gives the maximum difference between on and off propagation delay shown from the same sample over the operating temperature range

<sup>3)</sup>  $V_{\rm DDI}$  - Input-side supply voltage. For input channels on side 1 it is  $V_{\rm DD1}$  and for input channels on side 2 it is  $V_{\rm DD2}$ 

<sup>4)</sup> Parameter not tested in production

<sup>5)</sup> Maximum value tested in production

## Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

## 4.7.3 Electrical characteristics - 3.3 V supply

Typical values are given at  $T_A = 25$ °C,  $V_{DD1} = V_{DD2} = 3.3$  V. Minimum/maximum specifications apply over the entire recommended operation range of  $V_{DD1} = V_{DD2} = 3.3$  V  $\pm$  10%, and -40°C  $\leq$   $T_A \leq$  +125°C, unless otherwise noted. Switching characteristics are tested with  $C_{LOAD} = 15$  pF and 50% duty-cycle input square wave, over operating range unless otherwise specified. Supply current values are specified considering that all channels are switching at the same data rate. Parameters are tested in production unless otherwise specified. Supply current values are tested in production only for data rates up to 1 Mbps.

### 4.7.3.1 Logic inputs

Table 22 Logic inputs

| Parameter                                       | Symbol Values      |      |      |      | Unit | Note or condition               |
|-------------------------------------------------|--------------------|------|------|------|------|---------------------------------|
|                                                 |                    | Min. | Тур. | Max. |      |                                 |
| High-level input current                        | I <sub>IH</sub>    |      |      | 10   | μΑ   | $V_{\rm INX} = V_{\rm DDI}^{1}$ |
| Low-level input current                         | I <sub>IL</sub>    | -10  |      |      | μΑ   | V <sub>INX</sub> = 0 V          |
| Input voltage threshold for LH transition (TTL) | V <sub>I_LH</sub>  | 1.4  |      | 1.9  | V    |                                 |
| Input voltage threshold for HL transition (TTL) | V <sub>I_HL</sub>  | 1.0  |      | 1.4  | V    |                                 |
| Input voltage threshold hysteresis (TTL)        | V <sub>I_HYS</sub> | 0.38 |      |      | V    |                                 |
| Input pull-down resistor                        | R <sub>IN</sub>    |      | 825  |      | kΩ   | $V_{\rm INX} = V_{\rm DDI}^{1}$ |

<sup>1)</sup>  $V_{DDI}$  - Input–side supply voltage. For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

## 4.7.3.2 Logic outputs

Table 23 Logic outputs

| Parameter                 | Symbol          |                        | Values |      |   | Note or condition                    |
|---------------------------|-----------------|------------------------|--------|------|---|--------------------------------------|
|                           |                 | Min.                   | Тур.   | Мах. |   |                                      |
| High-level output voltage | V <sub>OH</sub> | V <sub>DDO</sub> - 0.3 |        |      | V | I <sub>OH</sub> = 2 mA <sup>1)</sup> |
| Low-level output voltage  | V <sub>OL</sub> |                        |        | 0.3  | V | I <sub>OL</sub> = -2 mA              |

<sup>1)</sup>  $V_{\rm DDO}$  - Output–side supply voltage. For output buffers on side 1 it is  $V_{\rm DD1}$  and for output buffers on side 2 it is  $V_{\rm DD2}$ 

# Basic dual-channel digital isolators qualified for industrial applications



### 4 Thermal and electrical characteristics

# 4.7.3.3 Power supply - 2DIB041xF (2+0)

#### Table 24 Power supply - 2DIB041xF (2+0)

| Parameter                 | Symbol                |      | Values |      |    | Note or condition           |
|---------------------------|-----------------------|------|--------|------|----|-----------------------------|
|                           |                       | Min. | Тур.   | Max. |    |                             |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.6  | mA | $V_{\rm INx} = V_{\rm DD1}$ |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1    | mA | $V_{\rm INx} = V_{\rm DD1}$ |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.6  | mA | V <sub>INX</sub> = 0 V      |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1    | mA | V <sub>INX</sub> = 0 V      |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 2.1  | mA | DR = 1 Mbps                 |
| Supply current - AC input | I <sub>DD2_1Mb</sub>  |      |        | 1.1  | mA | DR = 1 Mbps                 |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 4.5  | mA | DR = 10 Mbps                |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 1.8  | mA | DR = 10 Mbps                |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 8    | mA | <i>DR</i> = 20 Mbps         |
| Supply current - AC input | I <sub>DD2_20Mb</sub> |      |        | 2.5  | mA | <i>DR</i> = 20 Mbps         |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 14.5 | mA | <i>DR</i> = 40 Mbps         |
| Supply current - AC input | I <sub>DD2_40Mb</sub> |      |        | 4.2  | mA | <i>DR</i> = 40 Mbps         |

# Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.3.4 Power supply - 2DIB141xF (1+1)

#### Table 25 Power supply - 2DIB141xF (1+1)

| Parameter                 | Symbol                |      | Values |      |    | Note or condition                 |
|---------------------------|-----------------------|------|--------|------|----|-----------------------------------|
|                           |                       | Min. | Тур.   | Max. |    |                                   |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.39 | mA | $V_{\rm INx} = V_{\rm DDI}^{1/2}$ |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.39 | mA | $V_{\rm INx} = V_{\rm DDI}^{1/2}$ |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.39 | mA | <i>V</i> <sub>INx</sub> = 0 V     |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.39 | mA | <i>V</i> <sub>INx</sub> = 0 V     |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 1.65 | mA | DR = 1 Mbps                       |
| Supply current - AC input | I <sub>DD2_1Mb</sub>  |      |        | 1.65 | mA | DR = 1 Mbps                       |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 3.4  | mA | DR = 10 Mbps                      |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 3.5  | mA | DR = 10 Mbps                      |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 5.4  | mA | DR = 20 Mbps                      |
| Supply current - AC input | I <sub>DD2_20Mb</sub> |      |        | 5.5  | mA | <i>DR</i> = 20 Mbps               |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 9.2  | mA | DR = 40 Mbps                      |
| Supply current - AC input | I <sub>DD2_40Mb</sub> |      |        | 9.6  | mA | DR = 40 Mbps                      |

<sup>1)</sup>  $V_{\rm DDI}$  - Input-side supply voltage. For input channels on side 1 it is  $V_{\rm DD1}$  and for input channels on side 2 it is  $V_{\rm DD2}$ 

## Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.3.5 Dynamic characteristics

#### Table 26 Dynamic characteristics

| Parameter                                                                 | Symbol                      |      | Values | ;    | Unit | Note or condition                                                                                                         |
|---------------------------------------------------------------------------|-----------------------------|------|--------|------|------|---------------------------------------------------------------------------------------------------------------------------|
|                                                                           |                             | Min. | Тур.   | Max. |      |                                                                                                                           |
| INx to OUTx turn-on propagation delay                                     | $t_{PDon}$                  | 21   | 26     | 32   | ns   | From 1.4 V level of rising input to 1.4 V level of corresponding rising output                                            |
| INx to OUTx turn-off propagation delay                                    | $t_{PDoff}$                 | 21   | 26     | 32   | ns   | From 1.4 V level of falling input to 1.4 V level of corresponding falling output                                          |
| Part-to-part propagation delays mismatch                                  | $\Delta t_{PD,p-p}$         |      |        | 6    | ns   | 1)                                                                                                                        |
| Codirectional channel-to-channel propagation delay mismatch               | $\Delta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, same–direction channels, switching in the same direction            |
| Opposite-directional channel-to-<br>channel propagation delay<br>mismatch | $\Delta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, opposite–directional channels, switching with the same signal level |
| Pulse width distortion                                                    | PWD                         |      |        | 3    | ns   | $ t_{PDoff}-t_{PDon} ^2$                                                                                                  |
| Input pulse width that changes output state                               | t <sub>pw,min</sub>         | 10   | 11.5   | 15   | ns   | Measured with full range of input signal $V_{IN} = V_{DDI}^{3}$                                                           |
| Output signal rise time                                                   | t <sub>rise</sub>           |      |        | 3.5  | ns   | 10% to 90% rising output, $C_{\text{LOAD}} = 15 \text{ pF}^{4}$                                                           |
| Output signal fall time                                                   | $t_{fall}$                  |      |        | 3.5  | ns   | 90% to 10% falling output, $C_{\text{LOAD}} = 15 \text{ pF}^{4}$                                                          |
| Default output delay time from input power loss                           | $t_{DO}$                    |      | 0.4    | 2.6  | μs   | Measured from $V_{\text{DDX(UVLOoff)}} = 2.55 \text{ V}$ . Power supply ramp rate = 1 V/ $\mu$ s <sup>5)</sup>            |
| Time from UVLO to valid output data                                       | t <sub>PU</sub>             |      |        | 3    | μs   | Power supply ramp rate = 1 V/<br>μs, DR > 6.6 Mbps <sup>4)</sup>                                                          |

<sup>1)</sup> The parameter gives the difference in propagation delay between different samples switching in the same direction under same conditions, including same ambient temperature

<sup>2)</sup> Also known as pulse skew. The parameter gives the maximum difference between on and off propagation delay shown from the same sample over the operating temperature range

<sup>3)</sup>  $V_{\rm DDI}$  - Input-side supply voltage. For input channels on side 1 it is  $V_{\rm DD1}$  and for input channels on side 2 it is  $V_{\rm DD2}$ 

<sup>4)</sup> Parameter not tested in production

<sup>5)</sup> Maximum value tested in production

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

## 4.7.4 Electrical characteristics - 2.7 V supply

Typical values are given at  $T_A = 25^{\circ}\text{C}$  with  $V_{\text{DD1}} = V_{\text{DD2}} = 2.7 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operation range of  $V_{\text{DD1}} = V_{\text{DD2}} = 2.7 \text{ V}$ , and  $-40^{\circ}\text{C} \le T_{\text{A}} \le +125^{\circ}\text{C}$ , unless otherwise noted. Switching characteristics are tested with  $C_{\text{LOAD}} = 15 \text{ pF}$  and 50% duty-cycle input square wave, over operating range unless otherwise specified. Supply current values are specified considering that all channels are switching at the same data rate. Parameters are not tested in production unless otherwise specified.

#### 4.7.4.1 Logic inputs

Table 27 Logic inputs

| Parameter                                       | Symbol             |      | Values | ;    | Unit | Note or condition                     |
|-------------------------------------------------|--------------------|------|--------|------|------|---------------------------------------|
|                                                 |                    | Min. | Тур.   | Max. |      |                                       |
| High-level input current                        | I <sub>IH</sub>    |      |        | 10   | μΑ   | $V_{\rm INX} = V_{\rm DDI}^{1) 2)$    |
| Low-level input current                         | I <sub>IL</sub>    | -10  |        |      | μΑ   | $V_{INX} = 0 V^{2}$                   |
| Input voltage threshold for LH transition (TTL) | $V_{I\_LH}$        | 1.4  |        | 1.9  | V    |                                       |
| Input voltage threshold for HL transition (TTL) | $V_{I\_HL}$        | 1.0  |        | 1.4  | V    |                                       |
| Input voltage threshold hysteresis (TTL)        | V <sub>I_HYS</sub> | 0.38 |        |      | V    |                                       |
| Input pull-down resistor                        | R <sub>IN</sub>    |      | 825    |      | kΩ   | $V_{\rm INX} = V_{\rm DDI}^{1)}^{2)}$ |

<sup>1)</sup>  $V_{DDI}$  - Input-side supply voltage. For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

## 4.7.4.2 Logic outputs

Table 28 Logic outputs

| Parameter                 | Symbol          |                        | Values |      |   | Note or condition                    |
|---------------------------|-----------------|------------------------|--------|------|---|--------------------------------------|
|                           |                 | Min.                   | Тур.   | Мах. |   |                                      |
| High-level output voltage | V <sub>OH</sub> | V <sub>DDO</sub> - 0.3 |        |      | V | I <sub>OH</sub> = 1 mA <sup>1)</sup> |
| Low-level output voltage  | V <sub>OL</sub> |                        |        | 0.3  | V | I <sub>OL</sub> = -1 mA              |

<sup>1)</sup>  $V_{\rm DDO}$  - Output-side supply voltage. For output buffers on side 1 it is  $V_{\rm DD1}$  and for output buffers on side 2 it is  $V_{\rm DD2}$ 

<sup>2)</sup> Parameter tested in production

# Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.4.3 Power supply - 2DIB041xF (2+0)

#### Table 29 Power supply - 2DIB041xF (2+0)

| Parameter                 | Symbol                |      | Values | ;    | Unit | Note or condition             |
|---------------------------|-----------------------|------|--------|------|------|-------------------------------|
|                           |                       | Min. | Тур.   | Max. |      |                               |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.6  | mA   | $V_{\rm INx} = V_{\rm DD1}$   |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.0  | mA   | $V_{\rm INx} = V_{\rm DD1}$   |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.6  | mA   | V <sub>INx</sub> = 0 V        |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.0  | mA   | <i>V</i> <sub>INx</sub> = 0 V |
| Supply current - AC input | I <sub>DD1_1Mb</sub>  |      |        | 2    | mA   | DR = 1 Mbps                   |
| Supply current - AC input | I <sub>DD2_1Mb</sub>  |      |        | 1.0  | mA   | DR = 1 Mbps                   |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 4.5  | mA   | DR = 10 Mbps                  |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 1.8  | mA   | DR = 10 Mbps                  |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 8    | mA   | DR = 20 Mbps                  |
| Supply current - AC input | I <sub>DD2_20Mb</sub> |      |        | 2.5  | mA   | <i>DR</i> = 20 Mbps           |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 14.5 | mA   | DR = 40 Mbps                  |
| Supply current - AC input | I <sub>DD2_40Mb</sub> |      |        | 4    | mA   | <i>DR</i> = 40 Mbps           |

# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.4.4 Power supply - 2DIB141xF (1+1)

#### Table 30 Power supply - 2DIB141xF (1+1)

| Parameter                 | Symbol                |      | Values | ;    | Unit | Note or condition                 |
|---------------------------|-----------------------|------|--------|------|------|-----------------------------------|
|                           |                       | Min. | Тур.   | Max. |      |                                   |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.35 | mA   | $V_{\rm INx} = V_{\rm DDI}^{1}$   |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.35 | mA   | $V_{\rm INx} = V_{\rm DDI}^{1/2}$ |
| Supply current - DC input | I <sub>DD1</sub>      |      |        | 1.35 | mA   | V <sub>INx</sub> = 0 V            |
| Supply current - DC input | I <sub>DD2</sub>      |      |        | 1.35 | mA   | V <sub>INx</sub> = 0 V            |
| Supply current - AC input | / <sub>DD1_1Mb</sub>  |      |        | 1.55 | mA   | DR = 1 Mbps                       |
| Supply current - AC input | / <sub>DD2_1Mb</sub>  |      |        | 1.55 | mA   | DR = 1 Mbps                       |
| Supply current - AC input | / <sub>DD1_10Mb</sub> |      |        | 3.1  | mA   | DR = 10 Mbps                      |
| Supply current - AC input | / <sub>DD2_10Mb</sub> |      |        | 3.2  | mA   | DR = 10 Mbps                      |
| Supply current - AC input | / <sub>DD1_20Mb</sub> |      |        | 5.2  | mA   | DR = 20 Mbps                      |
| Supply current - AC input | / <sub>DD2_20Mb</sub> |      |        | 5.4  | mA   | <i>DR</i> = 20 Mbps               |
| Supply current - AC input | / <sub>DD1_40Mb</sub> |      |        | 8.8  | mA   | DR = 40 Mbps                      |
| Supply current - AC input | / <sub>DD2_40Mb</sub> |      |        | 9.4  | mA   | DR = 40 Mbps                      |

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.7.4.5 Dynamic characteristics

#### Table 31 Dynamic characteristics

| Parameter                                                                 | Symbol                      |      | Values | ;    | Unit | Note or condition                                                                                                                      |
|---------------------------------------------------------------------------|-----------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------|
|                                                                           |                             | Min. | Тур.   | Max. |      |                                                                                                                                        |
| INx to OUTx turn-on propagation delay                                     | t <sub>PDon</sub>           | 21   | 26     | 32   | ns   | From 1.4 V level of rising input to 1.4 V level of corresponding rising output <sup>1)</sup>                                           |
| INx to OUTx turn-off propagation delay                                    | $t_{PDoff}$                 | 21   | 26     | 32   | ns   | From 1.4 V level of falling input to 1.4 V level of corresponding falling output <sup>1)</sup>                                         |
| Part-to-part propagation delays mismatch                                  | $\Delta t_{PD,p-p}$         |      |        | 6    | ns   | 2) 3)                                                                                                                                  |
| Codirectional channel-to-channel propagation delay mismatch               | $\Delta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, same–direction channels, switching in the same direction <sup>2)</sup>           |
| Opposite-directional channel-to-<br>channel propagation delay<br>mismatch | $\Delta t_{	ext{PD,Ch-Ch}}$ |      |        | 3    | ns   | Within same sample, over operating temperature range, opposite–directional channels, switching with the same signal level <sup>2</sup> |
| Pulse width distortion                                                    | PWD                         |      |        | 3    | ns   | $ t_{PDoff}-t_{PDon} ^{2)}$                                                                                                            |
| Input pulse width that changes output state                               | t <sub>pw,min</sub>         | 10   | 11.5   | 15   | ns   | Measured with the full range of input signal $V_{\text{IN}} = V_{\text{DDI}}^{2)-5}$                                                   |
| Output signal rise time                                                   | t <sub>rise</sub>           |      |        | 3    | ns   | 10% to 90% rising output, $C_{\text{LOAD}} = 15 \text{ pF}$                                                                            |
| Output signal fall time                                                   | $t_{fall}$                  |      |        | 3    | ns   | 90% to 10% falling output,<br>C <sub>LOAD</sub> = 15 pF                                                                                |
| Default output delay time from input power loss                           | $t_{DO}$                    |      | 0.4    | 2.6  | μs   | Measured from $V_{\rm DDX(UVLOoff)}$ = 2.55 V. Power supply ramp rate = 1 V/ $\mu$ s                                                   |
| Time from UVLO to valid output data                                       | t <sub>PU</sub>             |      |        | 3    | μs   | Power supply ramp rate = 1 V/<br>μs, DR > 6.6 Mbps                                                                                     |

<sup>1)</sup> Parameter tested in production

<sup>2)</sup> Parameter tested in production

<sup>3)</sup> The parameter gives the difference in propagation delay between different samples switching in the same direction under same conditions, including same ambient temperature

<sup>4)</sup> Also known as pulse skew. The parameter gives the maximum difference between on and off propagation delay shown from the same sample over the operating temperature range

<sup>5)</sup>  $V_{DD1} = \text{Input-side supply voltage}$ . For input channels on side 1 it is  $V_{DD1}$  and for input channels on side 2 it is  $V_{DD2}$ 

# Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

# 4.8 Insulation and safety-related specifications

This digital isolator is suitable for the rated insulation only within the safety–limiting values. Compliance with these safety–limiting values must be ensured by means of suitable protective circuits.

# 4.8.1 Insulation characteristics

| Parameter                                  | Symbol            | Value                   | Unit             | Note or condition                                                                                                                                         |
|--------------------------------------------|-------------------|-------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| External clearance                         | CLR               | >4                      | mm               | Shortest distance in air from any input pin to any output pin according to IEC 60664-1 1)                                                                 |
| External creepage                          | CRP               | >4                      | mm               | Shortest distance over package surface from any input pin to any output pin according to IEC 60664-1 1)                                                   |
| Comparative tracking index                 | CTI               | >400                    | ٧                | According to IEC 60112                                                                                                                                    |
| Material group                             |                   | II                      |                  | According to IEC 60112                                                                                                                                    |
| Pollution degree                           |                   | 2                       |                  | According to IEC 60664-1                                                                                                                                  |
| Overvoltage category according             | -                 | I - IV                  |                  | Rated mains voltage ≤ 150 V <sub>rms</sub>                                                                                                                |
| to IEC 60664-1                             | -                 | 1 - 111                 |                  | Rated mains voltage ≤ 300 V <sub>rms</sub>                                                                                                                |
|                                            | -                 | 1 - 11                  |                  | Rated mains voltage ≤ 600 V <sub>rms</sub>                                                                                                                |
|                                            | -                 | I                       |                  | Rated mains voltage ≤ 1000 V <sub>rms</sub>                                                                                                               |
| Climatic category                          |                   | 40/125<br>/21           |                  |                                                                                                                                                           |
| Input-to-output isolation accor            | ding to UL15      | 577 Ed. 5 <sup>2)</sup> |                  |                                                                                                                                                           |
| Input-to-output isolation voltage          | V <sub>ISO</sub>  | 3000                    | V <sub>rms</sub> | $V_{\text{TEST}} = V_{\text{ISO}}$ for $t = 60$ s (qualification);<br>$V_{\text{TEST}} = 1.2 \times V_{\text{ISO}}$ for $t = 1$ s (100% productive tests) |
| Input-to-output isolation accor            | ding to DIN \     | VDE 0884-17             | 7, IEC 60        | 0747-17 <sup>3)</sup>                                                                                                                                     |
| Maximum rated transient isolation voltage  | V <sub>IOTM</sub> | 4242                    | V <sub>pk</sub>  | $V_{\text{TEST}} = 1.2 \times V_{\text{IOTM}} \text{ for } t_{\text{ini}} = 1 \text{ s}$                                                                  |
| Maximum impulse voltage                    | $V_{IMP}$         | 4242                    | $V_{pk}$         | According to IEC 60664-1, IEC 60747-17                                                                                                                    |
| Maximum rated repetitive isolation voltage | $V_{IORM}$        | 1000                    | V <sub>pk</sub>  |                                                                                                                                                           |
| Apparent charge                            | $q_{PD}$          | <5                      | pC               | Method (b1) (routine test and type test preconditioning)                                                                                                  |
|                                            |                   |                         |                  | $V_{PD(ini)} = 1.2 \times V_{IOTM}$ for $t_{ini} = 1$ s                                                                                                   |
|                                            |                   |                         |                  | $V_{PD(m)} > 1.65 \times V_{IORM}$ for $t_m = 1 \text{ s}^{-4}$                                                                                           |
|                                            |                   |                         |                  | Method (a) (type test, subgroup 1 final measurements)                                                                                                     |
|                                            |                   |                         |                  | $V_{PD(ini)} = V_{IOTM}$ for $t_{ini} = 60$ s                                                                                                             |
|                                            |                   |                         |                  | $V_{PD(m)} = 1.3 \text{ x } V_{IORM} \text{ for } t_{m} = 10 \text{ s}$                                                                                   |

### Basic dual-channel digital isolators qualified for industrial applications



#### 4 Thermal and electrical characteristics

| Parameter                       | Symbol            | Value             | Unit            | Note or condition                                                                |
|---------------------------------|-------------------|-------------------|-----------------|----------------------------------------------------------------------------------|
| Maximum surge isolation voltage | $V_{IOSM}$        | 6000              | V <sub>pk</sub> | $V_{\text{TEST}} = 1.3 \times V_{\text{IOSM}}^{5)}$                              |
| Isolation resistance 7)         | R <sub>IO</sub>   | >10 <sup>12</sup> | Ω               | $V_{\rm IO}$ = 500 $V_{\rm dc}$ for $t$ = 60 s, $T_{\rm A}$ = 25°C <sup>6)</sup> |
|                                 |                   | >10 <sup>11</sup> | Ω               | $V_{IO} = 500 V_{dc}$ for t = 60 s, $T_A = 125$ °C <sup>6)</sup>                 |
|                                 | R <sub>IO_S</sub> | >109              | Ω               | $V_{IO} = 500 V_{dc}$ for t = 60 s, $T_A = T_S = 150$ °C <sup>6)</sup>           |
| Isolation capacitance           | C <sub>IO</sub>   | <2                | pF              | f = 1 MHz <sup>6) 7)</sup>                                                       |

- 1) Creepage and clearance requirements depend on the application and related end-equipment isolation standards. Care should be taken to keep the required creepage and clearance value on printed circuit board level.
- 2) See UL1577 certificate n. E311313.
- 3) Safety certification planned. The IEC 60747-17 and its German equivalent VDE 0884-17 is the successor of the component standard VDE 0884-11, which will expire in 2023.
- 4) The partial discharge voltage  $V_{PD(m)}$  applied during productive tests is greater (2110  $V_{pk} > 1.65 \times V_{IORM}$ ) to include the  $F_4$  factor (1.1) that takes into account the maximum deviation of the mains supply voltage from its nominal value as specified by the end-equipment standards IEC 60664-1, IEC 62368-1 ( $V_{PD(m)} = F_1 \times F_2 \times F_4 \times V_{IORM} = 1.5 \times F_4 \times V_{IORM}$ ).
- 5) The surge test is performed in insulation oil to determine the intrinsic surge immunity of the insulation barrier.
- 6) The parameters apply to the product configured as a two terminals device with all terminals on side 1 connected together and all terminals on side 2 connected together.
- 7) Parameter not tested in production.





#### 4 Thermal and electrical characteristics

# 4.8.2 Safety-limiting values

This digital isolator is suitable for the rated insulation only within the safety-limiting values. Compliance with these safety-limiting values must be ensured by means of suitable protective circuits.

| Parameter                          | Symbol             | Value | Unit | Note or condition                                                                                                                          |
|------------------------------------|--------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Maximum ambient safety temperature | Ts                 | 150   | °C   |                                                                                                                                            |
| Safety power dissipation           | $P_{S}$            | 1.10  | W    | $R_{\text{thJA}} = 113 \text{ K/W}, T_{\text{A}} = 25^{\circ}\text{C}, T_{\text{J}} = 150^{\circ}\text{C}$                                 |
| Safety supply current              | I <sub>S,TOT</sub> | 220   | mA   | $R_{\text{thJA}} = 113 \text{ K/W}, T_{\text{A}} = 25^{\circ}\text{C}, T_{\text{J}} = 150^{\circ}\text{C}, V_{\text{DDX}} = 5.0 \text{ V}$ |

# **4.8.2.1** Thermal derating curve



Figure 22 Thermal derating curve

# ISOFACE<sup>™</sup> digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



5 Application and Implementation

# 5 Application and Implementation

### 5.1 Detailed Description

ISOFACE<sup>™</sup> 2DIBx41xF is a family of high-performance digital isolators enabling robust data transmission over a  $SiO_2$  isolation barrier. These devices have a very wide operating supply voltage range of 2.7 V to 6.5 V on both sides of the isolation barrier. Each side of the digital isolator can be independently supplied with any voltage between 2.7 V and 6.5 V irrespective of the supply voltage on the other side. For example, side 1 ( $V_{DD1}$ ) of the digital isolator could be supplied with 3.3 V and side 2 ( $V_{DD2}$ ) with 5 V. Therefore, these digital isolators in addition to providing safety isolation also act as logic-level translators in applications that are powered by different supply voltages.

The ISOFACE<sup>TM</sup> 2DIBx41xF family features fixed TTL input configurations for high noise immunity and signal integrity ensuring robust signal transmission in noisy environments. Only two external bypass capacitors (one on each side of the digital isolators) of  $0.1 \, \mu F$  are needed for proper functionality, thereby facilitating high-density PCB designs compared to optical isolators. An internal glitch filter on the inputs of each channel filters any signals below 10 ns, thereby preventing unwanted noise from corrupting the original data. With 3000  $V_{rms}$  isolation voltage ( $V_{ISO}$  according to UL1577), ISOFACE<sup>TM</sup> 2DIBx41xF digital isolators are highly suitable for isolating gate-drive PWM signals from microcontrollers or isolating a bi-directional communication interface such as Controller Area Network (CAN) or Universal Asynchronous Receiver Transmitter (UART).



**5 Application and Implementation** 

## 5.2 Application examples

## **5.2.1** Isolating gate drive control signals



Figure 23 Typical application - Functional isolation for high-side GaN switch with integrated power stage

Figure 23 shows an example application where the ISOFACE™ 2DIB1410F is used to provide functional isolation for the gate drive signal of high-side switch in a typical half-bridge configuration. In this example, Gallium Nitride (GaN) switches with integrated drivers are shown. The controller is on side 1 of the digital isolator and the side 2 of the digital isolator is connected to the integrated GaN power stage. A digital isolator having 1 forward and 1 reverse channel (1+1) with default low output state option is selected for this application to isolate both the PWM signal from the controller to the integrated GaN switch and the fault signal from integrated GaN switch back to the controller. A low default output state ensures safety by keeping the switch in "off" state when the side 1 power supply is faulty.

The high switching frequency operation supported by GaN devices results in very fast switching transients that could pass through the isolation barrier and appear as noise on the input channel, resulting in the switch accidentally turning on if it is not protected properly. With excellent common-mode transient immunity (CMTI) of 100 kV/µs (min), the ISOFACE™ 2DIB1410F prevents the switching transients from crossing the isolation barrier and ensures safe high-density power supply applications using wide-band gap semiconductor switches. With a very low propagation delay spread (of -5/+6 ns), the ISOFACE™ 2DIB1410F family of digital isolators enables efficient switched-mode power supply designs.

### Basic dual-channel digital isolators qualified for industrial applications



**5 Application and Implementation** 

## **5.2.2** Isolating communication interfaces



Figure 24 Typical application - Functional isolation of Controller Area Network (CAN) communication

Figure 24 shows an example application where the ISOFACE™ 2DIB1411F is used to isolate a CAN communication interface. The digital isolator is used to isolate the TxD and RxD signals from the microcontroller to a high speed CAN FD transceiver like TLE 9251. Side 1 of the digital isolator is powered from the same supply (V<sub>CC1</sub>) as the microcontroller with either 3.3 V or 5 V, irrespective of the supply voltage on side 2 (V<sub>CC2</sub>), which is powered with the same supply as the CAN transceiver. With a maximum data rate of 40 Mbps and a very low pulse-width distortion (< 3 ns), the ISOFACE™ 2DIB1411F digital isolator ensures reliable communication in isolating high speed CAN FD transceivers. The variant with high as default output state is selected for this application since the default state of the CAN communication bus is logical high.

#### Basic dual-channel digital isolators qualified for industrial applications



#### 6 Package dimensions

# 6 Package dimensions

The package dimensions of dual-channel digital isolator are provided.

#### Package PG-DSO-8 narrow-body 150-mil



Figure 25 PG-DSO-8 narrow-body 150-mil outline

## Basic dual-channel digital isolators qualified for industrial applications



### 6 Package dimensions



Figure 26 PG-DSO-8 narrow-body 150-mil footprint

#### Basic dual-channel digital isolators qualified for industrial applications



#### 6 Package dimensions



Figure 27 PG-DSO-8 narrow-body 150-mil packing

#### **Green product (RoHS-compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations, the device is available as a green product. Green products are RoHS-compliant (i.e they have Pb-free finish on leads and are suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

Further information on packages: https://www.infineon.com/packages

# Basic dual-channel digital isolators qualified for industrial applications



7 Ordering guide

# 7 Ordering guide

| Orderable part number (OPN) | Part number | Channel configuration        | Default output state | Input<br>thresholds | Package<br>marking |
|-----------------------------|-------------|------------------------------|----------------------|---------------------|--------------------|
| 2DIB0410FXUMA1              | 2DIB0410F   | 2 forward 0<br>reverse (2+0) | Low                  | Fixed (TTL)         | 2B0410A            |
| 2DIB0411FXUMA1              | 2DIB0411F   |                              | High                 |                     | 2B0411A            |
| 2DIB1410FXUMA1              | 2DIB1410F   | 1 forward 1<br>reverse (1+1) | Low                  |                     | 2B1410A            |
| 2DIB1411FXUMA1              | 2DIB1411F   |                              | High                 |                     | 2B1411A            |



# ISOFACE™ digital isolators 2DIBx41xF Basic dual-channel digital isolators qualified for industrial applications



8 Revision history

# 8 Revision history

| Revision number | Major changes since previous revision                                   |  |  |
|-----------------|-------------------------------------------------------------------------|--|--|
| 2.0, 2024-07-25 | Corrected value of the Isolation resistance at high ambient temperature |  |  |
| 1.0, 2023-03-22 | Datasheet initial release                                               |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-07-25 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFX-ori1669813517077

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.